

#### New trends in semiconductor detectors

#### Shaun Roe, CERN



## New trends

- Recent History
- Review of the problem
- Silicon
  - Novel geometries: MAPS, 3D, Defect engineering: Cold, Oxygenated
- 'New' materials
  - Diamond, amorphous silicon, Silicon carbide
- Other ideas...
  - Depfet, new pixel layout



## Potted history

- Rewind twelve years (pre-web!):
  - Silicon detectors operated to 100V
  - Irradiations to 10<sup>13</sup> neutrons/cm<sup>2</sup> started, didn't look promising
  - Some LEP detectors showing radiation damage
  - Double sided detectors looked good (?)
  - Analogue electronics, water cooling, copper power and readout, OS9, PAW, FORTRAN, dial&read detector testing...



## Recent history

#### Last ten years of HEP investigations for LHC

- Ordinary photodiodes investigated in neutron, proton and gamma sources reveals initially that the leakage current increases but anneals. Increase in operating voltage also seen, and capacitance effects. (RD2, RD20)
- Increase in operating voltage seen to further increase after irradiation, and be very temperature dependent. (UCSC, RD20, RD2). Model proposed by Lindstrom, Fretwurst.
- First projections of the model to LHC scenario show the detectors are unworkable unless kept cold, and even then there is a danger. Principle problem identified as the depletion voltage.
- All subsequent improvements to LHC detectors have concentrated on the depletion voltage problem.



#### Todays snapshot

- Detectors far more robust, but cooled
  - Operate routinely to 500V
  - Evaporative or refrigerant cooling
  - Routine irradiations to >3 x 10<sup>14</sup> n/cm<sup>2</sup>
- Systems evolution
  - Optical readout
  - Cables, hybrids more adventurous
  - Testing with LabView, Linux, C++, NI-VXI or PCI (USB soon?), logic in FPGAs...



#### A modern module





## Review of radiation problems (1)

- Most obvious: Leakage current, giving rise to noise
  - Not such a problem at small shaping times
  - $3.99 \times 10^{-17}$  A/cm (1MeV n)
- 'LHC era' problem of depletion voltage rising beyond operable limits



Michael Moll, CERN



#### Review of radiation problems(2)

#### 'Reverse annealing'

- Depletion voltage continues to change after irradiation
- Strongly temperature dependent
- 'Hamburg model'



Michael Moll, CERN

$$\Delta N_{eff}(\Phi_{eq},t) = N_a(\Phi_{eq},t) + N_C(\Phi_{eq},t) + N_Y(\Phi_{eq},t)$$
  
= beneficial annealing + stable damage + reverse annealing



#### Review of radiation problems(3)

- Trapping: some charge simply 'disappears'
- Secondary effects: increase in capacitance



S. Roe, Erice 28 September-4 October 2003

Wheadon, RD20



# Looking forward

- New colliders may be ten times the luminosity of LHC
  - Principle challenge (for an SCT) is in the sensors
  - Depletion voltage remains a problem
  - Trapping becomes more significant
- Different approaches adopted
  - Geometrical: reduce the collection/depletion distance so a lower voltage can be used
  - Material: treat the silicon or use a different material to reduce radiation damage



#### MAPS: Monolithic active pixel sensors

 Sensitive detector layer is manufactured with the electronics

Active Pixel Sensor technologies have been around since 1993 for commercial application Specific designs required for HEP application (1999) Groups: Strasbourg, RA



Groups: Strasbourg, RAL (thanks: Renato, Tyrchetta)



#### MAPS tests



First prototype: 512x512



# MAPS design for HEP/space

- Specific design necessary:
  - To increase active area ratio
  - Low noise, high dynamic range, faster
  - Thin sensors for reduced material
  - Sensors should be larger than the reticle
  - Radiation resistance

already achieved

specific CMOS design

Backthinning to  $50\mu$ m achieved

Stitching or clever dicing investigated Apply bias to epitaxial layer



#### MAPS beam tests

- 99.5% efficiency
- S/N of 40 (20µm thick epitaxy)
- 1.5µm resolution on
  20µm pitch
- Deterioration seen at 6kGy, 10<sup>11</sup>p/cm<sup>2</sup>





#### MAPS for the future

#### Radiation hardness needs to be addressed

- Present design uses diffusion so is slow and prone to carrier lifetime degradation (trapping)
- Applying a detector bias should be possible to speed collection and minimize trapping



Biasing structure



#### '3D' detectors

- Using MEMS (micro electro mechanical systems) techniques, vertical junctions are made (MBC, Brunel, Hawaii)
- **NIMA 395 (1997) 328**
- ✤ IEEE Trans Nucl Sci 46 4 (1999) 1224
- ✤ IEEE Trans Nucl Sci 48 2 (2001) 189
- ✤ IEEE Trans Nucl Sci 48 6 (2001) 2405
- ✤ IEEE Trans Nucl Sci 48 5 (2001) 1629
- CERN Courier, Vol 43, Number 1, Jan 2003



With thanks to: Cinzia daVia



#### 3D-processing

Undergoing tests for TOTEM: • edgeless operation is important sensor wafer A trench is etched and doped to make a contact oxide support wafer After the first steps, the material around the detectors is etched away and the support removed: no sawing is required support wafer oxide



#### 3D: 'Edgeless' detectors





#### 3D: 'Edgeless' detectors





#### **3D: Radiation hardness**



- Bias voltage 40V (max beneficial annealing)
- Risetime 3.5ns, <10ns width
- CCE 60%
- Irradiated, stored, measured at 20°C
- Results also exist for 2x10<sup>15</sup> p/cm<sup>2</sup>
  - Different storage conditions





## Cold Silicon

#### Relies on freezing of the contributing traps

- Requires 140K or below
- Addresses both operating voltage and charge trapping problem



S. Roe, Erice 28 September-4 October 2003

Thanks to: Gennaro Ruggiero



#### Cold silicon: Lazarus effect



- Trap emission time becomes very long
  - Traps fill up and no longer contribute to electrical behaviour



#### Cold silicon





## Oxygenated silicon

#### Defect kinetics approach

- Attempts to understand the microscopic causes of radiation damage
- First studies implicated oxygen and carbon in the defect creation process
- Diffusion oxygenated float zone silicon (DOFZ) investigated



Thanks to: Michael Moll



#### New materials



- 'New material syndrome'
  - Other materials not as commercially important as silicon, tend to be technologically less mature
  - Typical problems are trapping and obtaining uniform material (and money)



#### Amorphous silicon

- Hydrogenated amorphous silicon
  - Initial work (1985-1995) produced only small signals
  - MAPS approach now being tried
    - Layers of 10-30  $\mu$ m can be deposited
    - Aim is to fully deplete and achieve charge transition of 10ns or less



#### 30 µm thick sample



Thanks To: Pierre Jarron



#### Amorphous silicon: technology

- Plasma Enhanced
  Chemical Vapour
  Deposition (PECVD)
  - Low temperature (220°C)
  - 6 hours for a 30µm layer
  - Silane decomposition





#### Amorphous silicon: properties

| • | c-Si                      | • A-Si:H |         |
|---|---------------------------|----------|---------|
|   | Density [g/cm³]           | 2.3      | 2.25    |
|   | Hole mobility [cm²/Vs]    | 1350     | 2-5     |
|   | Electron mobility[cm²/Vs] | 480      | 0.005   |
|   | Bandgap [eV]              | 1.12     | 1.7-1.8 |
|   | W [eV]                    | 3.6      | 4-4.8   |

- Band structure is complex
- Defect density is ~10<sup>15</sup>/cm<sup>3</sup>, charge lifetime depends strongly on this
- Trapping sites (incl. Radiation produced) are compensated by highly mobile H

![](_page_28_Picture_0.jpeg)

## Amorphous silicon: devices

#### Multilayer composition

- Bottom thin n-doped layer (20nm)
- Middle thick i-layer (5-30µm)
- Top thin p-doped layer (40nm)
- Indium Tin Oxide (100nm)
- 13µm and 30µm thick layer devices have been made with 94 x 68µm pixels

![](_page_28_Figure_8.jpeg)

![](_page_29_Picture_0.jpeg)

## Amorphous Silicon: DC characteristic

- Leakage current
  - Pixel leakage 10nA at 200V, 40nA at 250V
  - 'soft' breakdown characteristic
- Depletion
  - Full depletion ~400V
    for 30µm

![](_page_29_Figure_7.jpeg)

![](_page_30_Picture_0.jpeg)

#### Amorphous silicon: signal response

![](_page_30_Figure_2.jpeg)

- Results shown for 30µm thick layer
  - Signal of 2400 e-/30µm (not fully depleted!)

![](_page_31_Picture_0.jpeg)

#### Amorphous silicon: in beam

![](_page_31_Figure_2.jpeg)

- Macropad chip used
  - 6 x 8 pixels, 380µm pitch, 20 e- ENC, 130ns peaking time
  - Still very preliminary!

## Diamond

#### • RD42 leads the way..

- Working with Element Six to improve properties
- Polycrystalline silicon characterized in terms of 'collection distance' (measure of charge lifetime/trapping)
- 5" wafers possible

![](_page_32_Figure_6.jpeg)

Thanks to: Alexander Oh

![](_page_33_Picture_0.jpeg)

## **Diamond properties**

- Polycrystalline diamond
  - Produced by CVD
  - Bandgap 5.47
  - Ionization energy 13eV
    - Smaller signal
    - Better radiation performance
    - Low leakage current
  - High mobility
  - Charge collection< 100%
- MIP signal 1.9 smaller than Si for same X<sub>0</sub>

![](_page_33_Figure_12.jpeg)

![](_page_34_Picture_0.jpeg)

## **Diamond properties**

- Sensitive to metallization process
  - E.g Cr/Au, Ti/Au, Ti/W...
- For full collection need  $\sim 1V/\mu m$ 
  - Polycrystalline structure still influences resolution (lateral field)

![](_page_34_Figure_6.jpeg)

![](_page_35_Picture_0.jpeg)

#### Diamond: radiation hardness

- Studied with various particles
  - More rad-hard to charged hadrons than neutrons
    - Survives 2.9x10<sup>15</sup> /cm<sup>2</sup> pions
    - This gives 50% of charge

![](_page_35_Figure_6.jpeg)

![](_page_36_Picture_0.jpeg)

#### New: monocrystalline diamond

- Less defects
  - No grain boundary problem
  - Collection saturates at 0.2V/µm
  - 100% efficient

![](_page_36_Figure_6.jpeg)

![](_page_37_Picture_0.jpeg)

#### Diamond: pixel detectors

# ATLAS FE/I Pixels (AI)

- Atlas pixel pitch  $50\mu m \times 400\mu m$
- Over Metalisation: Al
- ✦ Lead-tin solder bumping at IZM in Berlin

#### CMS Pixels (Ti-W)

![](_page_37_Picture_7.jpeg)

- CMS pixel pitch  $125\mu m \times 125\mu m$
- ✦ Metalization: Ti/W
- ✤ Indium bumping at UC Davis
- $\rightarrow$  Bump bonding yield  $\approx$  100 % for both ATLAS and CMS devices

polycrystalline

New radiation hard chips produced this year.

![](_page_38_Picture_0.jpeg)

#### **Diamond detectors**

![](_page_38_Figure_2.jpeg)

• CMS results: 31µm resolution, 90% efficiency

![](_page_39_Picture_0.jpeg)

#### Silicon Carbide

#### • Great promise

- Greater displacement energy, should be radiation hard
- More charge than diamond, less than silicon

| Property                            | Diamond          | 4H SiC           | Si                  |
|-------------------------------------|------------------|------------------|---------------------|
| E <sub>g</sub> [eV]                 | 5.5              | 3.3              | 1.12                |
| E <sub>breakdown</sub> [V/cm]       | $10^{7}$         | $4 \cdot 10^{6}$ | $3 \cdot 10^{5}$    |
| $\mu_{\rm e} [{\rm cm}^2/{\rm Vs}]$ | 1800             | 800              | 1450                |
| $\mu_h [cm^2/Vs]$                   | 1200             | 115              | 450                 |
| v <sub>sat</sub> [cm/s]             | $2.2 \cdot 10^7$ | $2 \cdot 10^{7}$ | $0.8 \cdot 10^7$    |
| Ζ                                   | 6                | 14/6             | 14                  |
| ε <sub>r</sub>                      | 5.7              | 9.7              | 11.9                |
| e-h energy [eV]                     | 13               | 8.4              | 3.6                 |
| $\tau_{h}[s]$                       | 10 <sup>-9</sup> | $5.10^{-7}$      | $2.5 \cdot 10^{-3}$ |
| Wigner En.[eV]                      | 43               | 25               | 13-20               |

Thanks to: Camilla Ronnqvist, Michael Moll

![](_page_40_Picture_0.jpeg)

#### Silicon Carbide

- Technology still immature
  - Defects seen in growth include step bunching, carrots and micropipes
  - Pipes may be mobile
  - Epitaxial is better, but expensive

QuickTime<sup>™</sup> and a TIFF (LZW) decompressor are needed to see this picture

S. Roe, Erice 28 September-4 October 2003

QuickTime<sup>™</sup> and a TIFF (LZW) decompressor are needed to see this picture.

QuickTime<sup>™</sup> and a TIFF (LZW) decompressor are needed to see this picture

![](_page_41_Picture_0.jpeg)

#### ASD

- Alternating stripixel detectors
  - Pixels are alternately connected to X/Y readout
  - Charge sharing allows the X/Y position to be determined
  - Small pitch allows interpolation to get <1µm resolution

![](_page_41_Figure_6.jpeg)

Thanks to: V.Radeka, Z. Li

![](_page_42_Picture_0.jpeg)

#### ASD

![](_page_42_Picture_2.jpeg)

![](_page_43_Picture_0.jpeg)

#### Interleaved stripixel detector

![](_page_43_Figure_2.jpeg)

![](_page_44_Picture_0.jpeg)

## DEPFET

![](_page_44_Figure_2.jpeg)

Designed for low noise; first transistor is on the detector Substrate is sideways depleted (cf. drift detectors)

J. Kemmer und G. Lutz, NIM A253 (1987) 365

S. Roe, Erice 28 September-4 October 2003

Thanks to: Norbert Wermes

![](_page_45_Picture_0.jpeg)

#### **DEPFET** resolution

![](_page_45_Figure_2.jpeg)

- Noise of single pixel (50µm x 50µm) measured as 4.9 e- at room temperature.
  - Peak resolution limited by Fano factor
  - Matrices made with 69 e- noise at 35 C

S. Roe, Erice 28 September-4 October 2003

![](_page_46_Picture_0.jpeg)

## **DEPFET:** possibilities

- Was proposed for TESLA
  - Signal & pedestal in fast memory cell (20ns)
  - Hit decision with fast comparator
  - Decision and analogue value stored in FIFO
  - Fast digital scanner finds and reads hits; empty FIFO cells are skipped.

![](_page_46_Figure_7.jpeg)

Marcel Trimpl, Peter Fischer

![](_page_47_Picture_0.jpeg)

#### Future DEPFET

![](_page_47_Figure_2.jpeg)

- Testchip 1.5 x 4 mm contains all basic blocks
  - Designed in rad tolerant 0.25µmTSMC
  - Works roughly as advertised

## Summary

- Material and geometrical solutions are not exclusive
  - E.g. cold 3d
- Diamond looks mature enough for hybrid pixel detector
- Silicon has a habit of keeping up

- R&D on trapping still rather primitive
- Power will be an increasing problem
- New solutions are still costly, may remain so?