# Analog Design in ULSI CMOS Processes

Giovanni Anelli CERN - European Organization for Nuclear Research Physics Department Microelectronics Group CH-1211 Geneva 23 – Switzerland Giovanni.Anelli@cern.ch





- Motivation
- How scaling works for devices and interconnections
- Scaling impact on the transistor performance
- Scaling impact on analog circuits performance
- Noise in mixed-mode integrated circuits
- ULSI processes: which options for analog?
- Conclusions



## Motivation

- The microelectronics industry is moving to ULSI CMOS processes, and we have interest to follow the trend because of:
  - Technology availability issues
  - Clear advantages for digital designs
  - Improved radiation tolerance
- The performance of detector electronics for future High Energy Physics experiments will still be strictly related to the analog front-end

What are the advantages and disadvantages of using a process in the 180 – 100 nm range for analog design? What do we gain? And what do we loose? And are there new problems and phenomena which have to be considered?





- Motivation
- How scaling works for devices and interconnections
  - Why scaling ?
  - Transistor scaling
  - Interconnection scaling
- Scaling impact on the transistor performance
- Scaling impact on analog circuits performance
- Noise in mixed-mode integrated circuits
- ULSI processes: which options for analog?
- Conclusions



## Why scaling ?

**Example: CMOS inverter** 



# Scaling improves density, speed and power consumption of digital circuits



- more than 200.000 gates per mm<sup>2</sup>
- speed > 1 GHz
- power gate dissipation < 4 nW / MHz @ 1.2 V</li>
- 8 metal levels, all copper, low K (FSG or BlackDiamond<sup>™</sup>)
- pitches: M1 0.34  $\mu m,$  M2 to M7 0.41  $\mu m,$  M8 0.9  $\mu m$
- embedded memory (single transistor, SRAM, Non-volatile)

#### VERY GOOD FOR System-on-Chip

www.tsmc.com



## **Constant field scaling**

The aim of constant field scaling is to reduce the device dimensions (to improve the circuit performance) without introducing effects which could disturb the good operation of the device.



B. Davari et al., "CMOS Scaling for High Performance and Low Power - The Next Ten Years", Proc. of the IEEE, vol. 87, no. 4, Apr. 1999, pp. 659-667.LECC 2004Giovanni Anelli, CERN



## Constant field scaling (2)

#### Summary of the scaling factors for several quantities

| Quantity                                                    | Scaling<br>Factor | Quantity                       | Scaling<br>factor |
|-------------------------------------------------------------|-------------------|--------------------------------|-------------------|
| Device dimensions (L, W, t <sub>ox</sub> , x <sub>D</sub> ) | 1/α               | Capacitances                   | 1/α               |
| Area                                                        | 1/α²              | Capacitances per unit area     | α                 |
| Devices per unit of chip area (density)                     | α <sup>2</sup>    | Charges                        | 1/α²              |
| Doping concentration (N <sub>A</sub> )                      | α                 | Charges per unit area          | 1                 |
| Bias voltages and $V_{T}$                                   | 1/α               | Electric field intensity       | 1                 |
| Bias currents                                               | 1/α               | Body effect coefficient (γ)    | <b>1</b> /√α      |
| Power dissipation for a given circuit                       | 1/α²              | Transistor transit time (τ)    | 1/α               |
| Power dissipation per unit of chip area                     | 1                 | Transistor power-delay product | 1/α <sup>3</sup>  |

α > 1

 $\epsilon_{SiO_2}$  $C_{ox} =$ 



## Constant field scaling problem

Subthreshold slope and width of the moderate inversion region do not scale. This can have a devastating impact on the static power consumption of a digital circuit.





## Generalized scaling



- The dimensions in the device scale as in the *constant field* scaling
- $\cdot$  V\_{dd} scales to have reasonable electric fields in the device, but slower than  $t_{ox},$  to have an useful voltage swing for the signals
- The doping levels are adjusted to have the correct depletion region widths
- To limit the subthreshold currents,  $\mathbf{V}_{\mathrm{T}}$  scales more slowly than  $\mathbf{V}_{\mathrm{dd}}$

Y. Taur et al., "CMOS Scaling into the Nanometer Regime", *Proc. of the IEEE*, vol. 85, no. 4, Apr. 1997, pp. 486-504. Y. Taur and T. H. Ning, *Fundamentals of Modern VLSI Devices*, Cambridge University Press, 1998, p. 186.



## Scaling of interconnections

An accurate scaling of the interconnections is needed as well, so that we can profit at the circuit level of the improvements made at the device level. Interconnections are becoming more and more important in modern technologies because the delay they introduce is becoming comparable with the switching time of the digital circuits.



Y. Taur et al., "CMOS Scaling into the Nanometer Regime", *Proceedings of the IEEE*, vol. 85, no. 4, Apr. 1997, pp. 486-504. T. N. Theis, "The future of interconnection technology", *IBM Journal of Research and Development*, vol. 44, no. 3, May 2000, pp. 379-390. LECC 2004 Giovanni Anelli, CERN



## "Reverse" scaling

The scaling method is different from the one applied to devices



G. A. Sai-Halasz, "Performance trends in high-end processors", *Proceedings of the IEEE*, vol. 83, no. 1, January 1995, pp. 20-36.



The International Technology Roadmap for Semiconductors (2001 Edition)

Giovanni Anelli, CERN





#### Motivation

- How scaling works for devices and interconnections
- Scaling impact on the transistor performance
  - Weak inversion, strong inversion, velocity saturation
  - Transistor intrinsic gain
  - Gate leakage and noise
- Scaling impact on analog circuits performance
- Noise in mixed-mode integrated circuits
- ULSI processes: which options for analog?
- Conclusions



#### From weak inversion to velocity saturation





#### Measurement example

NMOS, W = 10  $\mu$ m, L = 0.12  $\mu$ m



#### $V_{DS}$ = 1.2 V, $V_{GS}$ swept from 0 V to 1.2 V

Giovanni Anelli, CERN



#### Measurement example (2)



 $V_{DS}$  = 1.2 V,  $V_{GS}$  swept from 0 V to 1.2 V

Giovanni Anelli, CERN



# Intrinsic gain $g_m * r_0$



$$\mathbf{v}_{\mathsf{out}} = \mathbf{v}_{\mathsf{in}} \cdot \mathbf{g}_{\mathsf{m}} \cdot \frac{\mathbf{r}_{\mathsf{0}} \mathbf{r}_{\mathsf{load}}}{\mathbf{r}_{\mathsf{0}} + \mathbf{r}_{\mathsf{load}}}$$

$$Gain = \frac{\mathbf{v}_{out}}{\mathbf{v}_{in}} = \mathbf{g}_{m} \cdot \frac{\mathbf{r}_{0}\mathbf{r}_{load}}{\mathbf{r}_{0} + \mathbf{r}_{load}}$$

Gain 
$$\rightarrow$$
 g<sub>m</sub>r<sub>0</sub> when r<sub>load</sub>  $\rightarrow \infty$ 

The quantity  $g_m r_0$  is called intrinsic gain of the transistor. It represents the maximum gain obtainable from a single transistor, and it is a very useful figure of merit in analog design.



### **Output resistance**



Giovanni Anelli, CERN



## Scaling impact on the intrinsic gain

$$\begin{split} \lambda &\approx \frac{1}{V_{DS} - V_{DS\_SAT}} \cdot \frac{\Delta L}{L} & \Delta L &\approx \sqrt{\frac{2\epsilon_{si}}{qN_a}} (V_{DS} - V_{DS\_SAT}) \\ g_{out} &= \lambda \cdot I_{DS\_SAT} & r_0 = \frac{1}{g_{out}} = \frac{1}{\lambda \cdot I_{DS\_SAT}} & \text{Intrinsic Gain} = g_m \cdot r_0 \end{split}$$

#### Supposing to have constant field scaling for the technology, we obtain:

| W   | L   | β              | $V_{GS}-V_{T}$ | <b>g</b> <sub>m</sub> | $V_{\text{DS}}$ | ΔL  | λ | I <sub>DS_SAT</sub>      | <b>g</b> <sub>out</sub> | r <sub>o</sub>          | g <sub>m</sub> r <sub>0</sub> |
|-----|-----|----------------|----------------|-----------------------|-----------------|-----|---|--------------------------|-------------------------|-------------------------|-------------------------------|
| 1/α | 1/α | α              | 1/α            | 1                     | 1/α             | 1/α | α | 1/α                      | 1                       | 1                       | 1                             |
| 1   | 1/α | α2             | 1/α            | α                     | 1/α             | 1/α | α | 1                        | α                       | 1/α                     | 1                             |
| 1/α | 1   | 1              | 1/α            | 1/α                   | 1/α             | 1/α | 1 | <b>1</b> /α <sup>2</sup> | $\alpha^2$              | α                       | α                             |
| 1   | 1   | α              | 1/α            | 1                     | 1/α             | 1/α | 1 | 1/α                      | 1/α                     | α                       | α                             |
| α   | 1/α | α <sup>3</sup> | 1/α            | α <sup>2</sup>        | 1/α             | 1/α | α | α                        | $\alpha^2$              | <b>1/α</b> <sup>2</sup> | 1                             |

LECC 2004



The intrinsic gain is proportional to " $\alpha$ \*L": if L is kept constant  $g_m$ \*r<sub>0</sub> increases by the scaling factor, if L is decreased by  $\alpha$  then  $g_m$ \*r<sub>0</sub> stays constant.

# $\mathbf{g}_{m} * \mathbf{r}_{0} \propto \alpha * \mathbf{L}$

This result is based on the following assumptions:

- 1. We consider Channel Length Modulation and not Drain Induced Barrier Lowering
- 2. The transistor is working in Strong Inversion
- 3. We applied the Constant Field Scaling rules

It can be shown that the result obtained is true even dropping the assumptions above



## Gate leakage current



Implications: Static power consumption for digital circuits and shot noise for analog

D. J. Frank et al., "Device Scaling Limits of Si MOSFETs and Their Application Dependencies", *Proc. IEEE*, vol. 89, no. 3, March 2001, pp. 259-288. LECC 2004 Giovanni Anelli, CERN





<u>White noise:</u> keeping the same W/L ratio and the same current, we have an improvement in the noise since  $C_{ox}$  (and therefore  $g_m$ ) increases with scaling.

<u>1/f noise:</u> if we suppose that the constant  $K_a$  does not change with scaling, we have an improvement in the noise if we keep the same device area (WL). Data taken from the Roadmap foresee that  $K_a$  will remain more or less constant even for the most advanced CMOS processes. This must, of course, be verified...



## 1/f noise constant K<sub>a</sub>



## Data taken from the literature except from the 0.13 $\mu m$ node and one of the 0.25 $\mu m$ node points, which are our measurements

Giovanni Anelli, CERN





- Motivation
- How scaling works for devices and interconnections
- Scaling impact on the transistor performance
- Scaling impact on analog circuits performance
  - Signal to Noise Ratio (SNR)
  - Analog power consumption
  - Low voltage issues
- Noise in mixed-mode integrated circuits
- ULSI processes: which options for analog?
- Conclusions



$$PWR = I_{DS} \cdot V_{DD} \qquad \qquad \overline{v_{n_white}^2} = 4kTn\gamma \frac{1}{g_m} \qquad \qquad SNR_w = \frac{V_{DD}}{\sqrt{v_{n_white}^2}}$$

#### Assuming constant field scaling and strong inversion:

| W   | L   | β          | I <sub>DS</sub>         | PWR                     | C <sub>ox</sub> *W*L | Q                       | ∆t = Q/I | $\sqrt{v_{n_white}^2}$     | <b>SNR</b> <sub>w</sub>    |
|-----|-----|------------|-------------------------|-------------------------|----------------------|-------------------------|----------|----------------------------|----------------------------|
| 1/α | 1/α | α          | 1/α                     | <b>1/α</b> <sup>2</sup> | 1/α                  | <b>1/α</b> <sup>2</sup> | 1/α      | 1                          | 1/α                        |
| 1   | 1/α | α2         | 1                       | 1/α                     | 1                    | 1/α                     | 1/α      | <b>1/</b> α <sup>1/2</sup> | <b>1/</b> α <sup>1/2</sup> |
| 1/α | 1   | 1          | <b>1/α</b> <sup>2</sup> | <b>1/α</b> <sup>3</sup> | 1                    | 1/α                     | α        | α <sup>1/2</sup>           | 1/α <sup>3/2</sup>         |
| 1   | 1   | α          | 1/α                     | <b>1/α</b> <sup>2</sup> | α                    | 1                       | α        | 1                          | 1/α                        |
| α   | 1/α | $\alpha^3$ | α                       | 1                       | α                    | 1                       | 1/α      | 1/α                        | 1                          |

#### To maintain the same SNR we do not gain in Power !!!



Min. power consumption for class A analog circuits:

$$\mathbf{P}_{min} = \mathbf{8} \ \pi \ \mathbf{kT} \cdot \mathbf{SNR} \cdot \mathbf{f}_{sig} \cdot \frac{\mathbf{V}_{DD}}{\mathbf{V}_{DD} - \Delta \mathbf{V}}$$

 $\Delta V$  is the fraction of the  $V_{\text{DD}}$  not used for signal swing

#### Optimal analog power/performance trade-off for 0.35 - 0.25 μm technologies

A.-J. Annema, "Analog Circuit Performance and Process Scaling", IEEE Transactions on Circuit and System II, vol. 46, no. 6, June 1999, pp. 711-725.



- Use rail-to-rail input stages
- Low  $V_{DS\_SAT} \rightarrow Big transistors \rightarrow Low speed$
- Use low- $V_T$  or  $0-V_T$  transistors
- Use multi-gain systems to have high dynamic range
- Use devices in W.I. (low  $V_{DS_{SAT}}$  and high  $g_m/I_D$ )
- Use current-mode architectures
- Use bulk-driven MOS
- If very low-power is needed, this can also be obtained at the system level



## Rail-to-rail input stage

In all the solutions that we have seen up to now, the common-mode input voltage range is about  $V_{DD} - V_{GS} - V_{DS\_SAT}$ . This can cause some problems, especially if we want to use the op amp as a buffer or if the power supply voltage is quite low.







- Motivation
- How scaling works for devices and interconnections
- Scaling impact on the transistor performance
- Scaling impact on analog circuits performance
- Noise in mixed-mode integrated circuits
  - Digital noise
  - Substrate noise
- ULSI processes: which options for analog?
- Conclusions



## Digital noise in mixed-signal ICs

Integrating analog blocks on the same chip with digital circuits can have some serious implications on the overall performance of the circuit, due to the influence of the "noisy" digital part on the "sensitive" analog part of the chip.

The switching noise originated from the digital circuits can be coupled in the analog part through:  $\underline{v}_{pp}$ 

- The power and ground lines
- The parasitic capacitances between interconnection lines
- The common substrate



#### The substrate noise problem is the most difficult to solve.

<sup>A. Samavedam et al., "A Scalable Substrate Noise Coupling Model for Design of Mixed-Signal IC's",</sup> *IEEE JSSC*, vol. 35, no. 6, June 2000, pp. 895-904.
N. K. Verghese and D. J. Allstot, "Computer-Aided Design Considerations for Mixed-Signal Coupling in RF Integrated Circuits", *IEEE JSSC*, vol. 33, no. 3, March 1998, pp. 314-323.

<sup>•</sup> M. Ingels and M. S. J. Steyaert, "Design Strategies and Decoupling Techniques for Reducing the Effects of Electrical Interference in Mixed-Mode IC's", *IEEE Journal of Solid-State Circuits*, vol. 32, no. 7, July 1997, pp. 1136-1141.



## Noise reduction techniques

- Quiet the Talker. Examples (if at all possible !!!):
  - Avoid switching large transient supply current
  - Reduce chip I/O driver generated noise
  - Maximize number of chip power pads and use on-chip decoupling
- Isolate the Listener. Examples:
  - Use on-chip shielding
  - Separate chip power connections for noisy and sensitive circuits
  - Other techniques depend on the type of substrate. See next slide
- Close the Listener's ears. Examples:
  - Design for high CMRR and PSRR
  - Use minimum required bandwidth
  - Use differential circuit architectures
  - Pay a lot of attention to the layout

<sup>•</sup>N. K. Verghese, T. J. Schmerbeck and D. J. Allstot, "Simulations Techniques and Solutions for Mixed-Signal Coupling in Integrated Circuits", Kluwer Academic Publishers, Boston, 1994.



There are mainly two types of wafers:

- 1. Lightly doped wafers: "high" resistivity, in the order of 10  $\Omega$ -cm.
- Heavily doped wafers: usually made up by a "low" resitivity bulk (~ 10 mΩ/cm) with a "high" resistivity epitaxial layer on top.

TSMC, UMC, IBM and STM (below 180 nm) offer type 1



#### Substrate noise reduction techniques

- In the case of a lightly doped substrate we can:
  - Use guard rings around the sensitive circuits to isolate them from the noisy circuits. Guard rings (biased separately) can also be used around the noisy circuits
  - Separate the sensitive and the noisy circuits
- For a heavily doped substrate, the above mentioned techniques are not very effective. The best option in this case is to have a good backside contact to have a low impedance connection to ground.
- In both cases, but especially with heavily doped substrates, it is a good idea to separate the ground contact from the substrate contact in the digital logic cells, to avoid to inject the digital switching current directly into the substrate.





- Motivation
- How scaling works for devices and interconnections
- Scaling impact on the transistor performance
- Scaling impact on analog circuits performance
- Noise in mixed-mode integrated circuits
- ULSI processes: which options for analog?
- Conclusions





## Available features and devices

- Shallow Trench Isolation (STI)
- Cobalt salicided N<sup>+</sup> and P<sup>+</sup> polysilicon and diffusions
- Low K dielectrics for interconnections
- Vertical Parallel Plate (VPP) capacitors and MOS varactors

Options:

- Multiple gate oxide thicknesses ( $\rightarrow$  supply voltages)
- Several different metal options
- Resistors: diffusion, poly, metal
- Triple well NMOS
- Low-V<sub>T</sub>, High-V<sub>T</sub>, Zero-V<sub>T</sub> devices (thin and thick oxides)
- Metal-to-metal capacitors
- Electronic fuses
- Inductors



## Conclusions

- The future of analog design in deep submicron processes in the 180 nm 100 nm range looks quite promising. But it will not be straightforward for analog circuit to have the required SNR and speed without increasing the power dissipation.
- For analog applications in which speed and density are important, scaling can be very beneficial.
- It is clear that scaling brings some very important benefits for digital circuits. Digital circuits are profiting more from scaling than analog circuits. Example: in a mm<sup>2</sup> we can fit 200.000 gates running at 1 GHz and dissipating 0.8 W, or we could fit a full ARM microprocessor.
- This suggests that, within an ASIC, the position of the ideal separation line between analog and digital circuitry will have to be reconsidered.
- The problem of the substrate noise will have to be studied in detail.



I would like to especially thank:

- The conference organizers for giving me the opportunity to give this talk
- Federico Faccio and Alessandro Marchioro for many useful comments
- Alessandro La Rosa for the 0.13  $\mu m$  noise measurements
- Silvia Baldi for the 0.13 μm static measurements
- Gianluigi De Geronimo, Paul O'Connor and Veljko Radeka for providing a very good working environment during my visit at BNL and for many useful discussions

# SPARE SLIDES



## **Constant field scaling**



Giovanni Anelli, CERN



## Generalized selective scaling

| Physical parameter                       | Constant-<br>Electric Field<br>Scaling Factor | Generalized<br>Scaling<br>Factor | Generalized<br>Selective<br>Scaling Factor |  |
|------------------------------------------|-----------------------------------------------|----------------------------------|--------------------------------------------|--|
| Channel length, Insu-<br>lator thickness | 1/lpha                                        | 1/lpha                           | $1/lpha_d$                                 |  |
| Wiring width, channel width              | 1/lpha                                        | $1/\alpha$                       | $1/\alpha_w$                               |  |
| Electric field in device                 | 1                                             | ε                                | ε                                          |  |
| Voltage                                  | 1/lpha                                        | $\varepsilon/\alpha$             | $\varepsilon/\alpha_d$                     |  |
| On-current per device                    | 1/lpha                                        | $\varepsilon/lpha$               | $\varepsilon/\alpha_w$                     |  |
| Doping                                   | α                                             | εα                               | $\epsilon \alpha_d$                        |  |
| Area                                     | $1/\alpha^2$                                  | $1/\alpha^2$                     | $1/\alpha_w^2$                             |  |
| Capacitance                              | $1/\alpha$                                    | $1/\alpha$                       | $1/\alpha_w$                               |  |
| Gate delay                               | $1/\alpha$                                    | $1/\alpha$                       | $1/\alpha_d$                               |  |
| Power dissipation                        | $1/\alpha^2$                                  | $\varepsilon^2/\alpha^2$         | $\varepsilon^2/\alpha_w\alpha_d$           |  |
| Power density                            | 1                                             | $\varepsilon^2$                  | $\varepsilon^2 \alpha_w / \alpha_d$        |  |

 $\alpha$  is the dimensional scaling parameter,  $\varepsilon$  is the electric field scaling parameter, and  $\alpha_D$  and  $\alpha_W$  are separate dimensional scaling parameters for the selective scaling case.  $\alpha_D$  is applied to the device vertical dimensions and gate length, while  $\alpha_W$  applies to the device width and the wiring.

D. J. Frank et al., "Device Scaling Limits of Si MOSFETs and Their Application Dependencies", Proc. IEEE, vol. 89, no. 3, March 2001, pp. 259-288.



## Weak inversion region width

 $t_{ox}$  scales  $\longrightarrow$  for the same device dimensions the boundary between weak inversion and strong inversion moves towards higher currents





# Scaling impact on $\mu C_{ox}$

Due to the scaling of the gate oxide thickness, the specific gate capacitance  $C_{ox}$  increases with scaling. This increases the transistor driving capability. For a given W/L ratio and a fixed bias current, the transconductance also increases with scaling.

$$\mathbf{g}_{m} = \sqrt{2\frac{\beta}{n}\mathbf{I}_{DS}} = \frac{\beta}{n}(\mathbf{V}_{GS} - \mathbf{V}_{T}) \qquad \qquad \beta = \mu \ \mathbf{C}_{ox} \frac{\mathbf{W}}{\mathbf{L}} \qquad \qquad \mathbf{C}_{ox} = \frac{\varepsilon_{SiO_{2}}}{\mathbf{t}_{ox}}$$

| L <sub>min</sub> [μm] | t <sub>ox_physical</sub> [nm] | t <sub>ox_effective</sub> [nm] | C <sub>ox</sub> [fF/μm²] | μC <sub>ox</sub> [μΑ/V²] |
|-----------------------|-------------------------------|--------------------------------|--------------------------|--------------------------|
| 0.8                   | 17                            |                                | 2.03                     | ~ 90                     |
| 0.5                   | 10                            |                                | 3.45                     | ~ 134                    |
| 0.25                  | 5.5                           | 6.2                            | 5.5                      | ~ 250                    |
| 0.18                  | 4.1                           |                                |                          | ~ 340                    |
| 0.13                  | 2.2                           | 3.15                           | 10.9                     | ~ 490                    |

The values above are taken from measurements, design manuals or obtained from simulations. The  $\mu C_{ox}$  values are for NMOS transistors with low vertical field.

N. D. Arora et al., "Modeling the Polysilicon Depletion Effect and Its Impact on Submicrometer CMOS Circuit Performance", IEEE Transactions on Electron Devices, vol. 42, no. 5, May 1995, pp. 935-943.



## Output conductance



1



## Output resistance r<sub>0</sub>





Giovanni Anelli, CERN



## Scaling impact on matching



## Matching will have a very important impact on the performance of deep submicron CMOS circuits

M.J.M. Pelgrom et al., "Transistor matching in analog CMOS applications", Technical Digest of the International Devices Meeting 1998, pp. 915-918.LECC 2004Giovanni Anelli, CERN



# Scaling impact on matching (2)



The ion implantation process follows Poisson statistics. Therefore, the uncertainty in the number of dopant implanted is given by the square root of the number.

The error becomes proportionally more important for smaller devices! (=1/√N)



## Scaling & dopant fluctuations

| $\sigma_{\Delta V_{th}}$ | _ | C. | $t_{ox} \cdot \sqrt[4]{N}$ |
|--------------------------|---|----|----------------------------|
|                          | _ | 0. | $\sqrt{WL}$                |

For the same device dimensions, matching improves
For minimum size devices, matching might be worse

| L <sub>min</sub><br>[μm] | t <sub>ox</sub><br>[nm] | N <sub>a</sub> [cm <sup>-3</sup> ] | A <sub>N</sub> / t <sub>ox</sub><br>[mV·μm / nm] | A <sub>N</sub><br>[mV·μm] | σ <sub>∆Vth</sub><br>[mV] | 6·σ <sub>Vth</sub><br>[mV] |
|--------------------------|-------------------------|------------------------------------|--------------------------------------------------|---------------------------|---------------------------|----------------------------|
| 1.2                      | 25                      | 5·10 <sup>16</sup>                 | 0.328                                            | 8.2                       | 6.84                      | 29                         |
| 1                        | 20                      | 6.10 <sup>16</sup>                 | 0.344                                            | 6.9                       | 6.89                      | 29.2                       |
| 0.8                      | 15                      | 7.5·10 <sup>16</sup>               | 0.365                                            | 5.5                       | 6.84                      | 29                         |
| 0.5                      | 10                      | <b>1.2</b> ·10 <sup>17</sup>       | 0.414                                            | 4.1                       | 8.28                      | 35.1                       |
| 0.25                     | 5.5                     | <b>2.4</b> ·10 <sup>17</sup>       | 0.498                                            | 2.7                       | 11                        | 46.5                       |
| 0.18                     | 4                       | 3.3·10 <sup>17</sup>               | 0.542                                            | 2.2                       | 12                        | 51.1                       |

P.A. Stolk et al., "Modeling Statistical Dopant Fluctuations in MOS Transistors", IEEE Trans. Elect. Dev., vol. 45, no. 9, Sept. 1998, pp. 1960-1971.LECC 2004Giovanni Anelli, CERN



## Matching data from the Roadmap



Data taken from The International Technology Roadmap for Semiconductors (2001 Edition)

Giovanni Anelli, CERN



# Analog power consumption (2)







$$Speed \propto \frac{g_{m}}{WLC_{ox}}$$

$$\sigma_{\Delta V_{th}} = \frac{A_{V_{th}}}{\sqrt{WL}} \qquad Accuracy \propto \frac{V_{DD}}{\sigma_{\Delta V_{th}}} = \frac{V_{DD}}{A_{V_{th}}} \cdot \sqrt{WL}$$

$$Power \propto I \cdot V_{DD}$$

$$\frac{Speed \cdot Accuracy^{2}}{Power} \propto \left(\frac{g_{m}}{I}\right) \cdot \frac{V_{DD}}{C_{ox}} \cdot A_{V_{th}}^{2}$$



## Multi-metal-layer capacitors



ogy (channel length).

• Hirad Samavati et al., "Fractal Capacitors", IEEE Journal of Solid-State Circuits, vol. 33, no. 12, December 1998, pp. 2035-2041.

Giovanni Anelli, CERN



## Multi-metal-layer capacitors



• Hirad Samavati et al., "Fractal Capacitors", IEEE Journal of Solid-State Circuits, vol. 33, no. 12, December 1998, pp. 2035-2041.

• R. Aparicio and A. Hajimiri, "Capacity Limits and Matching Properties of Integrated Capacitors", IEEE JSSC, vol. 37, no. 3, March 2002, pp. 384-393.