# Evolution of Detrapping Currents for $\alpha$ -Si FETs Exposed to Radiation

#### Scott Zelakiewicz Aaron Couture Snezana Bogdanovich

General Electric - Global Research Niskayuna, NY





## Detrapping Rates of $\alpha$ -Si after Radiation Damage

Medical  $\alpha$ -Si flat-panel X-Ray detectors are increasingly being used for industrial applications with energies up to 450kVp running 24/7

To increase the performance of the detectors we want information on how to optimize FET designs

We have measured detrapping current rates from different regions of the FET and at different dose levels up to 13Mrad

Optimization of the FET design for imaging panels for enhance performance is now possible



#### X-ray Flat Panel Detector

Indirect or "modular" detection system

- Scintillator (CsI)
- FET/Diode combo for each pixel
- $\alpha$ -Si based

Many thousands of pixels can be sharing a dataline

Detrapping current comes from the FET with half going to the diode and half going to the dataline

Charge coming off of one FET can be small, but total effect can be large





#### Effects of Charge Retention/Detrapping



Offsets on imaging detectors partly due to charge retention/detrapping from  $\alpha$ -Si FETs

When FETs are turned off, the detrapping current follows  $I \propto t^{-n} n \sim l$ 

Detrapping current is due to defects

- $\rightarrow$  Defects leads to tails in the DOS
- $\rightarrow$  Defects increase with radiation damage

Total detrapping current depends on:

- Timing (frame time, read time)
- Material
- FET design (channel size...)

GE Global Research Scott Zelakiewicz July 28, 2004

### FET Design and Silicon "Types"

- Source/Drain Metal
- α-Si
  - Gate Metal



Only  $\alpha\mbox{-Si}$  above the gate matters

Two "types" of  $\alpha$ -Si:

- Contact Silicon
- Channel Silicon

Channel  $\alpha$ -Si has an additional etch applied

- → Different thickness
- $\rightarrow$  Different surface states

Full detrapping current:

$$I = K_{Chan} \cdot A_{Chan} \cdot t^{-n_{Chan}} + K_{Con} \cdot A_{Con} \cdot t^{-n_{Con}}$$

Difficult to separate channel and contact contributions

GE Global Research Scott Zelakiewicz July 28, 2004

#### **Test Devices**

Desire was to get information on devices with true pixel dimensions and accurate processing conditions

A test panel was created with ~100 different pixel variations repeated numerous times across the panel

Pixel variations include:

- FET size variation
- Diode shapes
- Diode size
- Data/Scan Line effects

Use a small subset to examine detrapping current out of FETs

#### **Determine Channel Silicon**



Two Different FET Designs

- S/D tied together
- Same contact area
- Different channel lengths

Measure detrapping rates for both devices and subtract

Eliminates contact area, stray field effects, etc.

Results sensitive to detrapping from channel region only

GE Global Research Scott Zelakiewicz July 28, 2004

#### **Determine Contact Silicon**



Two Different FET Designs

- No Channel FET
- Dataline only FET

Measure detrapping rates for both and subtract

Eliminates capacitive effects, systematic variations etc.

Results sensitive to detrapping from contact region only

#### **Radiation Damage**



FETs were under simulated read conditions while irradiated (powered up and active)

Panel was divided into 8 regions and covered with Pb

Dose controlled by exposing panel to 220kVp spectrum and removing Pb in each region

All regions received final dose at the same time (minimizes relative annealing effects)

Final dose to silicon determined by Monte Carlo simulations

#### **Channel Detrapping Rates**



Each dose from similar FETs at different regions of the panel

Follows power law behavior from 30 µs to >30 ms (greater than 20sec observed)

Change with dose appears as a uniform shift

| $I = K_{Contact} \cdot area \cdot t^{-n}$ |      |
|-------------------------------------------|------|
| Κ (fA/μ²)                                 | n    |
| 0.053                                     | 0.95 |

#### **Contact Detrapping Rates**



Similar collection method as for channel silicon

Follows power law behavior from 30  $\mu s$  to >30 ms

Larger noise and less uniform behavior as a function of dose compared to channel rates

| $I = K_{Contact} \cdot area \cdot t^{-n}$ |      |
|-------------------------------------------|------|
| Κ (fA/μ²)                                 | n    |
| 0.013                                     | 0.88 |



### Initial Detrapping Current vs Dose



Detrapping Current at ~70  $\mu s$ 

Channel silicon current is 4-9 x larger than Contact silicon current

When exposed both regions show similar relative changes

### Summary

- Directly measured charge retention current behavior of  $\alpha$ -Si from 0 to 13Mr on "realistic" FET devices
- Experimental devices allowed independent measurement of current from channel and contact  $\alpha$ -Si
- Confirmed t<sup>-n</sup> (n  $\sim$  0.9) behavior in current from FETs before and after irradiation
- Channel Si contributes 4-9x more charge retention current than contact Si, probably due to defects created during the back channel etch
- Change in detrapping current with dose similar for channel and contact silicon
- Minimizing FET detrapping current means minimizing channel size with more relaxed dimensions for the contact region (able to balance current, RC, yield etc...)

